In this chapter device models for the MOSFET are discussed. These models are widely used for developing design equations, hand analysis and initial computer simulations. Both de models, which are useful for biaring and large signal analysis, and ar models, which are useful for small signal sinusoidal steady state analys are discussed.

=1> MOSFET Small signal model:

# Two port network:tineal to the second se V, V-I Relationsh-ip (MORFET --

Can be modeled an turns of one of more established sets of transfer function parameters, such as the hi parameters, y' parameters of g' parameters. The electrical behaviour of linear multiple terminal network

The y' (admittance) parameter model of the linear small signal equivalent ext of MOSFET exists. This model has been widely adopted for modeling there devices.

General 'y parameter model:

1, = 4, V1 + 412 V2

12 = 42, V1 + 422 2.

MOSFET y' parameter model:



Region, we derive the corresponding small signal model. Ids: KW (Vgs-Vt)-Vds Vds \_\_\_\_ linear siegion \_3 Ids =  $k \frac{w}{2L} (vgs - v_t)^2 (1 + 2 v_{ds}) \longrightarrow Saturation siegron \longrightarrow Baturation siegron siegron \longrightarrow Baturation siegron siegron \longrightarrow Baturation siegron siegro$ for low prequencies, impedance between q and s is very high and hence Igs ≈0 : from equn 1 Yn = 219 Nas = constant 0 = 911 Vgs + 412 Vds  $y_{11} = y_{12} = 0$   $y_{12} = \frac{\partial Ig}{\partial V_{obs}} / V_{obs} = constant$ 1.e Input conclustance  $(y_{11})$  and forward frans conclustance  $(y_{12})$  are Lero. from equn @ and @ Ids = 421 Vgs + 422 Vds Ids = KW (vgs#-Vt)2 (1+x Vds) Yai = Im = DIds = KN. & Clys-Vt) (1+) Vas) or, Reverse transconductance, gm = KW (45-Vt)(1+2 Vas heleutrical = harawn-x then, IdA = KW [ (Ngs-Ve)2]  $\therefore g_0 = \frac{\partial I_{ds}}{\partial V_{ds}} = -\frac{kW}{\partial L_{elec}^2} \left( v_{gs} - V_t \right)^2 \frac{\partial L_{elec}}{\partial V_{ds}}$ = Ids [ Luce , Dr ] = Ids. )

Output Conclutance, 90:-

her = go = 3Ids = | xkw (vgs-Vt)=go | x x Ids

>= 0.1/v (short channel device)

= 0.01/v (long channel device)

output impedance, ro= \$\frac{1}{90} => This is only because of channel length modulation (1) y 1=0, then go =0 of 90 = 00 That is, by substituting the values for you and you in equin ( we get,

Ids = 9m Vgs + go Vas.

Since the dearn current is a function of the gate-source vir we incorporate a voltage dependent current source equal to 9m 48.

:. the Mosfer model 15, Damas & do

Source - substrate voltage, Va affects, V4 and thus I do. This is due to the influence of the substrate acting as a second gate and is called "body effect". Is a consequence, Ida is a function of both vgs and Vb, and we require another transconductaire generator in the small signal model as shown.

From fig@ abone, it can be seen that, the transfigured of the signal happens in & steps. first, the input volidate (Vgs) is transferred via the transconductance, gm, into a Signal current and next the current is transferred again into an output voltage vea the olp impedance, 910, of the stage High frequency Mosfet model:



:. Leff = (1-2.10)

This gives ruse to

Capacitance Gs & Cgd.

To obtain the high-frequency model of the MOSFET, we will add the MOSFET capacitances to the low frequency model derived earlier. The capacitances between the drain and source diffusion suggious labeled, Cab and Csb, and the capacitance of the gate over the field region, Cqb, will be added directly to the small signal model. The capacitance between the gate and the drain is labeled capacitance between the gate and source Cqd and the capacitance between the gate and source



Capacifornee Cqb 18 the series combination of gate -to-cham capacifornee and channel-to-substrate capacifornee in the we inversion/depletion sugion. The table below shows different capacitainees at différen siegions.

| Mane | Cut of !       | Linear      | Saturation  | T. Cox - Gox                                                |
|------|----------------|-------------|-------------|-------------------------------------------------------------|
| Coga | C900.W         | Yo Cox W.L  | GG00.W      | $G_{0x} = \frac{G_{0x}}{f_{0x}}$                            |
| Cab  | Clamb          | Craip       | Clark       | $C_{gb} = \underbrace{E_{ox} \cdot (L-2L_0) \cdot n}_{Tox}$ |
| Cdp  | Cox Whey + CGE | 30.1 CGBO.L | CGBO.L      | = Cox Leff. w                                               |
| Cgs  | C980.W         | 1/2 COX W.L | 2/3 COZ.W.L | Cgd, s= Eoz.LD.W                                            |
| Cab  | Clark          | Cligate     | Codepation  | Tox = CGSO·W                                                |
|      |                | •           |             | of Canala                                                   |

C8b = Csb, bottom + G8b, sidewall; Gb = Cdb, bottom + Cdb, Richard

The first the same of the same

In order to represent the behaviour of Francis. CK+ simulations, spice orequires an accurate model fil ear device, our the last two decades, Mos modeling has made tremondous progress, reaching quite sophisticated levels so as to represent high order effects en short channel devices SPICE model parameters: VTO: Thurshold voltage neitte xero VsB. GAMMA: Body effect coeff. : 2 pr (surface to bulk potential) : Cote oride thickness MUSB NSUB: substrate cloping concentration. LD: source (Bearn side diffusion Chatral diffusion) U0: Inp -> channel mobility. LAMBDA: channel length modulation coeff. : source Brain bottom plate junction capacitance per unit area. GJSW; source / Blain sidewall junction capacitance per. unit area. PB: Source / Reain junction built-in polintial. MJ: exponent in cJ equation Chottom grading copp MJSW; exponent in cJSW equation Chidewall grading coff) CGDO; gate-drain overlap capacitance per unit width CG So: gate-source overlap capacitance per civil width JS: source Dean leakage current/unit area.

SPICE model level 1, level 2, level 3.

Berkeley short channel Igjet (insulated gate field effer transistor) model.

(BSIM):- BSIMI, BSIMA, BSIM3, BSIM4 (latest, early 200

ESIMI: Official Release History:

BSIM 4.0.0 released on 24.03.2009

BSIM 4.1.0 11 11. 10.2000

BSIM 4.2.0 11 06.04.2001

BSIM M.2.1 " 05.10.2001

H.3.0 " 109.05.2003

881M M.H.D geleaned on OH.03,2004.